Name

Babar



| Course Title:             |       |                                              |                   |         |            |  |  |  |  |
|---------------------------|-------|----------------------------------------------|-------------------|---------|------------|--|--|--|--|
| Course Number:            |       | COE328                                       |                   |         |            |  |  |  |  |
| Semester/Year (e.g.F2016) |       | F2023                                        |                   |         |            |  |  |  |  |
|                           | •     |                                              |                   |         |            |  |  |  |  |
| Instructor:               |       | Arghavan Asad                                |                   |         |            |  |  |  |  |
| T.A                       |       | Seham Al Abdul V                             | Vahid             |         |            |  |  |  |  |
|                           |       |                                              |                   |         |            |  |  |  |  |
| Assignment/Lab Numi       | ber:  | Lab 6                                        |                   |         |            |  |  |  |  |
| Assignment/Lab T          | ïtle: | Design of a Simple General-Purpose Processor |                   |         |            |  |  |  |  |
|                           | •     |                                              |                   |         |            |  |  |  |  |
| Submission Dat            | e:    | Monday, December 4, 2023                     |                   |         |            |  |  |  |  |
| Due D                     | ate:  | Monday, December 4, 2023                     |                   |         |            |  |  |  |  |
| Student<br>LAST           | Stu   | ident FIRST<br>Name                          | Student<br>Number | Section | Signature* |  |  |  |  |

501116508

9

Umar

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

# Contents

| Introduction                                  | 3  |
|-----------------------------------------------|----|
| Components: Latch1, Latch2, 4:16 Decoder, FSM |    |
| Latch1 & Latch2                               |    |
| FSM                                           |    |
| 4:16 Decoder                                  |    |
| ALU_1                                         |    |
| ALU_2                                         | 14 |
| ALU_3                                         | 18 |
| Conclusion                                    | 21 |

#### Introduction

An essential part of the central processing unit, the ALU (Arithmetic Logic Unit) is dedicated to performing arithmetic and logical operations. Functioning with two latches and a control unit, each latch has two inputs and one output and acts as a storage unit. When the enable signal is active, these latches continuously sample inputs and temporarily store 8-bit values (A and B) that correspond to the final four digits of a nine-digit student ID. The data is then sent to the ALU. The control unit, which functions as the primary operations selector, plays an important role in identifying the microcode required by the ALU. The control unit consists of two subcomponents: 4-to-16 decoders and the FSM (Finite State Machine), which is utilized as a model of computation to simulate sequential logic. At the same time, the decoder, a circuit that converts codes into signal sets, improves the control unit's overall efficiency.

# Components: Latch1, Latch2, 4:16 Decoder, FSM

## **Description of components**

Eight-bit input values are temporarily stored in latch1 and latch2 before being transmitted to the ALU for use in Boolean calculations. On consecutive rising edges, these latches record and output 8-bit Boolean values; a high reset input clears the stored values, setting the output to zero for every bit. They can store and output values again after resetting when the reset value decreases. The 4:16 decoder supplies the ALU with a 16-bit output that indicates the action to be taken. The 4:16 decoder receives the current state from the FSM, which up-counts from 0 to 8, and its output directs the ALU to choose one of its nine functions based on the inputs.

#### Latch1 & Latch2

| Clock | Reset | Set | Qn | Q <sub>n+1</sub> |
|-------|-------|-----|----|------------------|
|       |       |     |    | (Output)         |
| 0     | X     | X   | X  | No Change        |
| 1     | 0     | 0   | X  | No Change        |
| 1     | 0     | 1   | X  | 1                |
| 1     | 1     | 0   | X  | 0                |
| 1     | 1     | 1   | X  | X                |

Table 1: Truth Table for Gated SR Latch.



Gated SR-Latch Logic circuit Diagram

#### **VHDL Code for Latch device**

```
latch1.vhd
                                                                                                        ×
 | AA 🕼 📝 | 車 車 | O OF OO Ox OX | O 🔼 | 🙋 | 265 ab/ | 🗎 🗏 🖺
      LIBRARY ieee ;
     USE ieee.std logic 1164.all;
 2
    ENTITY latchl IS
    □PORT (D :IN STD LOGIC VECTOR(7 DOWNTO 0) ; --8 bit A input
     Resetn, Clock: IN STD LOGIC; -- 1 bit clock input and 1 bit reset input bit
     Q : OUT STD LOGIC VECTOR(7 DOWNTO 0) ) ;-- 8 bit output
     END latch1;
    ARCHITECTURE Behavior OF latchl IS
    BEGIN
    PROCESS (Resetn, Clock ) -- Process takes reset and clock as inputs
10
11
     BEGIN
12
    ☐IF Resetn = 'l' THEN -- when reset input is '"' the latches does not operate
     -Q <= "000000000" ;
13
14
    ☐ELSIF Clock'EVENT AND Clock = 'l' THEN -- level sensitive based on clock
15
     Q<= D;
16
     -END IF;
17
18
     -END PROCESS;
19
      END Behavior;
```



## **Block diagram for Latch Pictured above**

## Waveform for Latch



Figure 4: Waveform of "8-Input" Latch.

# **FSM**

# **State Table for FSM**

|       | Present           |       | Next          |            |        |                             |             |      |         |  |  |  |  |
|-------|-------------------|-------|---------------|------------|--------|-----------------------------|-------------|------|---------|--|--|--|--|
|       |                   |       | Data          | _in = 0    |        | Data_i                      | Data_in = 1 |      |         |  |  |  |  |
| State | Current_sta<br>te | State | Current_state | Student_id |        | Student_id Stat Cur<br>e te |             | Stud | lent_id |  |  |  |  |
| S0    | 0000              | S0    | 0000          | 5          | 5 0101 |                             | 0001        | 0    | 0000    |  |  |  |  |
| S1    | 0001              | S1    | 0001          | 0          | 0000   | S2                          | 0010        | 1    | 0001    |  |  |  |  |
| S2    | 0010              | S2    | 0010          | 1          | 0001   | S3                          | 0011        | 1    | 0001    |  |  |  |  |
| S3    | 0011              | S3    | 0011          | 1          | 0001   | S4                          | 0100        | 1    | 0001    |  |  |  |  |
| S4    | 0100              | S4    | 0100          | 1          | 0001   | S5                          | 0101        | 6    | 0110    |  |  |  |  |
| S5    | 0101              | S5    | 0101          | 6          | 0110   | <b>S6</b>                   | 0110        | 5    | 0101    |  |  |  |  |
| S6    | 0110              | S6    | 0110          | 5          | 0101   | S7                          | 0111        | 0    | 0000    |  |  |  |  |
| S7    | 0111              | S7    | 0111          | 0          | 0000   | S8                          | 1000        | 8    | 1000    |  |  |  |  |
| S8    | 1000              | S8    | 1000          | 8          | 1000   | S0                          | 0000        | 5    | 0101    |  |  |  |  |

**Block Diagram for FSM** 



#### **Waveform for FSM**



## 4:16 Decoder

| En | W3 | W2 | W1 | W0 |   | Cout |   |   |   |   |   |   |   |   |   |   |   |   |   |
|----|----|----|----|----|---|------|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1  | 0  | 0  | 0  | 0  | 1 | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 0  | 0  | 0  | 1  | 0 | 1    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 0  | 0  | 1  | 0  | 0 | 0    | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 0  | 0  | 1  | 1  | 0 | 0    | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 0  | 1  | 0  | 0  | 0 | 0    | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 0  | 1  | 0  | 1  | 0 | 0    | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 0  | 1  | 1  | 0  | 0 | 0    | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 0  | 1  | 1  | 1  | 0 | 0    | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | 1  | 0  | 0  | 0  | 0 | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | X  | X  | X  | X  | 0 | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | X  | X  | X  | X  | 0 | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | X  | X  | X  | X  | 0 | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1  | X  | X  | X  | X  | 0 | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Truth table for 4:16 Decoder.

## **Block Diagram for 4:16 decoder**



## **Waveform for 4:16 Decoder**



## ALU 1

The purpose of the ALU is to carry out mathematical operations on binary numbers. ALU\_1 is the core arithmetic logic unit for Problem 1. Additionally, the ALU core accepts two 8-bit inputs (A and B) from the memory unit, along with one 16-bit input from the 4-16 decoder. Each time the clock signal rises, the nine distinct functions in question are performed on the inputs provided by each of the two latches (registers). However, for each of the 7-segment LED displays, the solution outputs two 4-bit buses and also outputs the negative bit (sign) if a negative value is output. Additionally, this problem reads all the digits of the student ID card in the specified order, which is not used in the first problem. The expected output and microcode for the function corresponding to the student number 501116508 are shown in the table below. Overall, the expected output is determined using inputs A and B. These inputs are determined by taking the last four digits and converting them to two hexadecimal numbers. Here, A is (65)16 and B is (47)16.

## Purpose of Inputs and Outputs of this component

#### **Inputs**

- Clock: Signal transmitted on the rising edge of clock cycles, the clock signal causes the ALU to change or maintain its output signal in accordance with the input signal values during transition.
- A[7..0]: Denotes the 8-bit input A that was read from the storage unit; A is the binary representation of the student ID's sixth and seventh digits.
- B[7..0]: This points to the 8-bit input B that was taken from the storage unit. The binary representation of B is the student ID's final two digits.
- OP[15..0]: The control unit serves as an operation selector by sending OP to the ALU. This input is used by the ALU to choose a particular operation from the microcode provided by the decoder.

#### **Outputs**

- Neg: Indicates and highlights any potential system overflows.
- R1[3..0] Display: It sends the initial four bits of the eight-bit result to the seven-segment display from the Boolean operations of A and B.
- R2[3..0] Display: It sends to the 7-segment display the last 4 bits of the 8-bit result acquired from the Boolean operations of A and B.

| Function   | F# | Microcode                               | sign | Output (8- bit binary) | Output(H ex) | Hex2<br>(disp) | Hex1 (R_last_four) (disp) | Hex0<br>(R_First_four)<br>(disp) |
|------------|----|-----------------------------------------|------|------------------------|--------------|----------------|---------------------------|----------------------------------|
| Sum(A, B)  | 1  | 000000000000000000001                   | +    | 0110 1101              | 6 D          | 0000000        | 1011111                   | 0111101                          |
| Diff(A, B) | 2  | 000000000000000000000000000000000000000 | +    | 0101 1101              | 5 D          | 0000000        | 1011011                   | 0111101                          |
| NOT(A)     | 3  | 000000000000000000000000000000000000000 | +    | 1001 1010              | 9 A          | 0000000        | 1111011                   | 1110111                          |
| (A NAND B) | 4  | 000000000001000                         | +    | 1111 1111              | FF           | 0000000        | 1000111                   | 1000111                          |
| (A NOR B)  | 5  | 000000000010000                         | +    | 1001 0010              | 92           | 0000000        | 1111011                   | 1101101                          |
| A AND B    | 6  | 000000000100000                         | +    | 0000 0000              | 0 0          | 0000000        | 1111110                   | 1111110                          |
| A XOR B    | 7  | 000000001000000                         | +    | 0110 1101              | 6 D          | 0000000        | 1011111                   | 0111101                          |
| A OR B     | 8  | 000000010000000                         | +    | 0110 1101              | 6 D          | 0000000        | 1011111                   | 0111101                          |
| (A XNOR B) | 9  | 000000100000000                         | +    | 1001 0010              | 92           | 0000000        | 1111011                   | 1101101                          |

Table of microcodes (generated by the decoder), along with expected output and Functions for  $ALU_1$  (for problem set 1) pictured above

#### VHDL code for ALU 1

```
ALU1.vhd
library IEEE;
      use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
      use IEEE.NUMERIC_STD.ALL;
     entity ALUl is
        port( Clock : in std_logic; --input clock signal
         A,B: in unsigned(7 downto 0); --8-bit inputs from latches A and B
         student_id : in unsigned(3 downto 0); --4 bit student id from FSM
 8
 9
         OP: in unsigned(15 downto 0); --16-bit selector for Operation from Decoder
10
         Neg: out std_logic; --is the result negative ? Set-ve bit output
 11
         R1 : out unsigned(3 downto 0); -- lower 4-bits of 8-bit Resull Output
         R2 : out unsigned(3 downto 0)); -- higher 4-bits of 8-bit Result Output
 12
     Lend ALU1;
 13
    14
     15
16
     ■begin
 17
     Regl <= A; --temporarily store A in Regl local variable Reg2 <= B; --temporarily store B in Reg2 local variable
18
 19
20
     Eprocess(Clock, OP)
21
     begin
22
     if (rising_edge(Clock)) THEN --Do the calculation @ positive edge of clock cycle.
23
     -case OP is
     WHEN "00000000000000001" =>
24
25
         Result <= (Reg1 + Reg2);
         Neg <= '0';
26
27
      --Do Addition for Regl and Reg2
      WHEN "000000000000000010" =>
28
29
    if (Regl > Reg2) then
30
            Result <= Real - Rea2:
            Neg <= '0';
 31
32
     elsif (Regl = Reg2) then
            Result <= "00000000";
 33
            Neg <= '0';
34
 35
     else
            Result <= not(Reg1 - Reg2) + 1;
36
            Neg <= '1';
 37
 38
         end if:
    --Do Subtraction
 39
        -"Neg" bit set if required
 40
      WHEN "0000000000000000" => Result <= NOT(Regl);
 41
 42
       -Do Inverse
      WHEN "000000000000000" => Result <= NOT(Regl AND Reg2);
 43
 44
       -Do Boolean NAND
      WHEN "0000000000000000" => Result <= NOT(Regl OR Reg2);
 45
 46
        -Do Boolean NOR
      WHEN "0000000000100000" => Result <= Regl AND Reg2;
 47
 48
          -Do Boolean AND
        WHEN "0000000001000000" => Result <= Reg1 XOR Reg2;
 49
 50
        --Do Boolean XOR
        WHEN "0000000010000000" => Result <= Reg1 OR Reg2;
 51
 52
        --Do Boolean OR
        WHEN "0000000100000000" => Result <= NOT(Reg1 XOR Reg2);
 53
 54
        -- Do Boolean XNOR
 55
        WHEN OTHERS =>
 56
        --Don't care, do nothing
 57
        end case;
 58
        end if;
 59
        end process;
 60
       R1 <= Result(3 downto 0); --Since the output seven segments can
 61
       ^{	t L}R2 <= Result(7 downto 4); -- only 4-bits, split the 8-bit to two 4-bits
 62
        end calculation;
```



Block Diagram for Problem 1 (with alu\_1 block) pictured above



# ALU 2

# Purpose and Design of the component

The purpose of the ALU is to carry out mathematical operations on binary numbers. ALU\_1 is the core arithmetic logic unit for Problem 1. Additionally, the ALU core accepts two 8-bit inputs (A and B) from the memory unit, along with one 16-bit input from the 4-16 decoder. Each time the clock signal rises, the nine distinct functions in question are performed on the inputs provided by each of the two latches (registers). A set of operations (stated in the table below) was added to the ALU code and design used in the previous problem. The ALU core produces an overall 8-bit output, which is displayed on a seven-segment display.

## Purpose of Inputs and Outputs of this component

The inputs and outputs for Alu\_2 is the same as the ones used in Alu\_1. See the purpose of the the inputs and outputs of the component section in ALU 1 for a description on these inputs and outputs

# Table of microcodes (generated by the decoder), along with expected output and Functions for $ALU\ 2$

| Function                                                   | # | Microcode                               | sign | Output (8-<br>bit binary) | Out<br>(Hex) | Hex2<br>(disp) | Hex1<br>(R_last_four)<br>(disp) | Hex0<br>(R_First_four)<br>(disp) |
|------------------------------------------------------------|---|-----------------------------------------|------|---------------------------|--------------|----------------|---------------------------------|----------------------------------|
| Produce<br>difference<br>between A and<br>B (A-B)          | 1 | 000000000000000000000000000000000000000 | +    | 0101 1101                 | 5 D          | 0000000        | 1011011                         | 0111101                          |
| Produce 2's complement of B                                | 2 | 00000000000000010                       | +    | 1111 1000                 | F 8          | 0000000        | 1000111                         | 1111111                          |
| Swap the lower<br>4-bits of A<br>with lower 4<br>bits of B | 3 | 000000000000100                         | +    | 0110 1001                 | 69           | 0000000        | 1011111                         | 1111011                          |
| Produce null on the output                                 | 4 | 000000000001000                         | +    | 0000 0000                 | 0 0          | 0000000        | 1111110                         | 1111110                          |
| Decrement B by 5                                           | 5 | 000000000010000                         | +    | 0000 0011                 | 0 3          | 0000000        | 1111110                         | 1111001                          |
| Invert the bit-<br>significance<br>order of A              | 6 | 000000000100000                         | +    | 1010 0110                 | A 6          | 0000000        | 1110111                         | 1011111                          |
| Shift B to left<br>by 3 bits, input<br>bit = 1 (SHL)       | 7 | 000000001000000                         | +    | 0100 0000                 | 4 0          | 0000000        | 0110011                         | 1111110                          |
| Increment A by 3                                           | 8 | 000000010000000                         | +    | 0110 1000                 | 68           | 0000000        | 1011111                         | 1111111                          |
| Invert all bits of B                                       | 9 | 0000000100000000                        | +    | 1111 0111                 | F 7          | 0000000        | 1000111                         | 1110000                          |

# Block Diagram for Problem 2 (with alu $\_2$ block)



#### VHDL code for ALU\_2 core

```
400
                                               ALU2.vhd
library IEEE;
       use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.
                          UNSIGNED.ALL:
       use IEEE.NUMERIC_STD.ALL;
     entity ALU2 is
         port ( Clock : in std logic; --input clock signal
          A,B: in unsigned(7 downto 0); --8-bit inputs from latches A and B
          student_id : in unsigned(3 downto 0); --4 bit student id from FSM
  8
 9
          OP: in unsigned(15 downto 0); --16-bit selector for Operation from Decoder
 10
          Neg: out std_logic; --is the result negative ? Set-ve bit output
          R1 : out unsigned(3 downto 0); -- lower 4-bits of 8-bit Resull Output
 11
         R2 : out unsigned(3 downto 0)); -- higher 4-bits of 8-bit Result Output
 12
      end ALU2;
 13
     □architecture calculation of ALU2 is --temporary signal declarations.
 14
     signal Reg1, Reg2, Result : unsigned(7 downto 0):= (others=>'0');
signal Reg4: unsigned (7 DOWNTO 0);
 15
 16
     ■begin
 17
 18
      Regl <= A; --temporarily store A in Regl local variable
      Reg2 <= B; --temporarily store B in Reg2 local variable
 19
 20
     process(Clock, OP)
 21
      begin
 22
     if (rising_edge(Clock)) THEN --Do the calculation @ positive edge of clock cycle.
 23
     Ficase OP is
 24
       --produce the difference between A and B
      WHEN "0000000000000001" =>
 25
 26
         if (Regl > Reg2) then
             Result <= Reg1 - Reg2;
             Neg <= '0';
 28
          elsif (Reg1 = Reg2) then
   Result <= "000000000";
   Neg <= '0';</pre>
 29
     \dot{\Box}
 30
 31
 32
          else
 33
             Result <= not(Reg1 - Reg2) + 1;
             Neg <= '1';
 34
 35
          end if;
 36
        -produce the 2's complement of B
       37
        -Swap the lower 4 bits of A with lower 4 bits of B
 38
 39
      WHEN "0000000000000100" =>
          Result(3 DOWNTO 0) <= Reg2(3 downto 0);</pre>
 40
 41
          Result(7 DOWNTO 4) <= Regl(7 downto 4);
 42
        - Produce null on the output
 43
       WHEN "00000000000001000" => Result <= (others => '0');
 44
       -- Decrement B by 5
       WHEN "0000000000010000" => Result <= Reg2 - 5;
 45
        - Invert the bit-significance order of A
 46
 47
       WHEN "0000000000100000" =>
  48
                                                       Result(0) \le Regl(7);
                                                       Result(1)<= Regl(6);
  49
                                                       Result(2)<= Regl(5);
  50
  51
                                                       Result(3) <= Regl(4);
  52
                                                       Result(4) <= Regl(3);
  53
                                                       Result(5)<= Regl(2);
                                                       Result(6)<= Regl(1);
  54
  5.5
                                                       Result(7) \le Regl(0);
  56
           - Shift B to left by 3 bits, input bit = 1 (SHL)
  57
         WHEN "00000000010000000" => Result <= Reg2 SLL 3;
  58
          -- Increment A by 3
  59
         WHEN "0000000010000000" => Result <= Reg1 + 3;
  60
          -- Invert all bits of B
  61
  62
         WHEN "00000001000000000" =>
  63
                                          Result(7) <= NOT Reg2(7);
                                           Result (6) <= NOT Reg2 (6);
  64
  65
                                           Result (5) \le NOT \operatorname{Reg2}(5);
  66
                                           Result (4) \le NOT \operatorname{Reg2}(4);
  67
                                           Result(3) <= NOT Reg2(3);
                                           Result(2) <= NOT Reg2(2);
  68
  69
                                          Result(1) <= NOT Reg2(1);
  70
                                           Result (0) \le NOT \text{ Reg2}(0);
  71
         WHEN OTHERS =>
  72
         --Don't care, do nothing
  73
         end case;
  74
         end if;
  75
          end process;
  76
         R1 <= Result(3 downto 0); -- Since the output seven segments can
         R2 \leftarrow Result(7 \text{ downto } 4); -- \text{ only } 4-\text{bits, split the } 8-\text{bit to two } 4-\text{bits}
  78
         end calculation;
```



Waveform for Problem 2 (using FSM) pictured above

## ALU 3

# Purpose and design of Component

In contrast to the previous ALUs, ALU\_3 makes use of the student ID output that the FSM has implemented. With that said, the FSM, a component of the control unit, provides the Student ID output, and the ALU core receives two inputs (A and B) from the storage unit. The ALU design has been modified such that it now examines the four-bit binary value for each microcode instruction (each digit in the student ID) and determines whether it contains odd parity. If so, it displays "y" for "yes" and "n" for "no." Furthermore, since this problem does not require the other bus utilized by the other two ALUs, it is grounded as a result. The seven-segment design was also modified so that 'y' or 'n' is displayed on the seven-segment display.

# Purpose of all inputs and Outputs of this component

#### **Inputs**

- Clock: Signal transmitted on the rising edge of clock cycles, the clock signal causes the ALU to change or maintain its output signal in accordance with the input signal values during transition.
- A[7..0]: Denotes the 8-bit input A that was read from the storage unit; A is the binary representation of the student ID's sixth and seventh digits.
- B[7..0]: This points to the 8-bit input B that was taken from the storage unit. The binary representation of B is the student ID's final two digits.
- OP[15..0]: The control unit serves as an operation selector by sending OP to the ALU. This input is used by the ALU to choose a particular operation from the microcode provided by the decoder.
- Student\_id[3..0]: The student ID is generated by the FSM and transmitted to the ALU as input so that it can carry out the assigned task.

#### **Outputs**

Result[3..0]: The modified 7-segment display receives a 4-bit output. This 4-bit representation indicates either 'y' or 'n,' depending on which ALU operations are performed in connection with the function that has been provided.

## Table of Microcodes generated by decoder for ALU\_

| d# | Microcode             | Digit | Output<br>(bin) | Odd<br>parity? | Hex0(disp) (R_last_four ) |
|----|-----------------------|-------|-----------------|----------------|---------------------------|
| 1  | 0000000000000001      | 5     | 0101            | No             | 0010101                   |
| 2  | 000000000000000000010 | 0     | 0000            | No             | 0010101                   |
| 3  | 0000000000000100      | 1     | 0001            | Yes            | 0111011                   |
| 4  | 000000000001000       | 1     | 0001            | Yes            | 0111011                   |
| 5  | 000000000010000       | 1     | 0001            | Yes            | 0111011                   |
| 6  | 000000000100000       | 6     | 0110            | No             | 0010101                   |
| 7  | 000000001000000       | 5     | 0101            | No             | 0010101                   |
| 8  | 000000010000000       | 0     | 0000            | No             | 0010101                   |
| 9  | 000000100000000       | 8     | 1000            | Yes            | 0111011                   |

Both the ALU core and seven segment LED decoder have modified code for problem set 3. Both are shown below:

#### VHDL code for ALU\_3

```
ALU3.vhd
library IEEE;
 1
      use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
  2
      use IEEE.NUMERIC_STD.ALL;
     ⊟entity ALU3 is
     □port( Clock : in std logic; --input clock signal
      A,B: in unsigned(7 downto 0); --8-bit inputs from latches A and B
  8
      student id : in unsigned(3 downto 0); --4 bit student id from FSM
  9
      OP: in unsigned(15 downto 0); --16-bit selector for Operation from Decoder
     Result : out unsigned (3 downto 0));
end ALU3;
 10
 11
 12
     □architecture calculation of ALU3 is
 13
     Lsignal p : std_logic;
 14
     □begin
      Result(0) <= '1';
 15
      Result(1) <= '1';
 16
      Result(2) <= '1';
 17
     □process(Clock, OP, p)
 18
     begin
 19
 20
     ☐if(rising_edge(Clock)) THEN
 21
     -case OP is
 22
      WHEN "0000000000000001" =>
 23
       p <= student id(0) xnor student id(1) xnor student id(2) xnor student id(3);</pre>
 24
       WHEN "0000000000000010" =>
 25
       p <= student_id(0) xnor student_id(1) xnor student_id(2) xnor student_id(3);</pre>
 26
       WHEN "0000000000000100" =>
       p <= student id(0) xnor student id(1) xnor student id(2) xnor student id(3);</pre>
 27
       WHEN "0000000000001000" =>
 28
 29
       p <= student_id(0) xnor student_id(1) xnor student_id(2) xnor student_id(3);</pre>
 30
       WHEN "0000000000010000"
       31
 32
       WHEN "0000000000100000" =>
 33
       p <= student_id(0) xnor student_id(1) xnor student_id(2) xnor student_id(3);</pre>
       WHEN "0000000001000000" =>
 34
 35
       p <= student id(0) xnor student id(1) xnor student id(2) xnor student id(3);</pre>
       WHEN "0000000010000000" =>
 36
 37
       p <= student_id(0) xnor student_id(1) xnor student_id(2) xnor student_id(3);
 38
       WHEN "00000001000000000" =>
 39
       p <= student_id(0) xnor student_id(1) xnor student_id(2) xnor student_id(3);</pre>
       WHEN OTHERS
```

```
--Don't care, do nothing
Result <= null;
end case;
end if;
Result(3) <= p;
end process;
end calculation;
48
```

```
sseg_modified.vhd
LIBRARY ieee;
      USE ieee.std_logic_l164.all;
     ENTITY sseg modified IS
     ☐ PORT (bcd : IN STD LOGIC VECTOR(3 DOWNTO 0);
  6
      Cout: IN STD LOGIC;
      leds : OUT STD_LOGIC_VECTOR(0 TO 6);
  8
      negleds: OUT STD LOGIC VECTOR(0 TO 6));
  9
      END sseg_modified;
 10
     ☐ARCHITECTURE Behavior OF sseg_modified IS
 11
 12
     BEGIN
 13
 14
     PROCESS (bcd)
 15
     BEGIN
    ☐ CASE bcd IS
 16
            --"abcdefg"
 17
 18
            WHEN "1111" => leds <= "0111011"; --input Y
            WHEN "0111" => leds <= "0010101"; --input N
 19
           WHEN OTHERS => leds <= "----";
 20
 21
        END CASE;
     END PROCESS;
 22
     PROCESS (Cout)
 23
 24
 25
    CASE Cout IS
              WHEN '0' => negleds <= "00000000";
 26
              WHEN '1' => negleds <= "0000001";
 27
 28
           END CASE;
 29
         END PROCESS;
 30
      END Behavior;
```

VHDL code for modified 7-segment decoder pictured above

Note: Since it differs from the one created and discussed on in previous labs, the seven-segment decoder code was shown due to the modifications made to it in accordance with the task assigned for problem 3.

#### Block Diagram for Problem 3 (with alu\_3 block)



Waveform for Problem 3 (using FSM)



# Conclusion

In summary, this formal report on laboratory 6 summarizes the processor's efficiency over a range of problem sets. Created in Quartus with VHDL code and block diagrams, the basic general-purpose processor demonstrates its adaptability and effectiveness in a range of tasks.